Part Number Hot Search : 
MM4148 MAC224 ST19SF16 XXXXXX BXMF1023 MEP4435 S3C8248 2SB1245
Product Description
Full Text Search
 

To Download GS9074A Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 GS9074A HD-LINX(R) II Adaptive Cable Equalizer
GS9074A Data Sheet Features * * * * * * * * * * * * * SMPTE 259M compliant Automatic cable equalization Multi-standard operation from 143Mb/s to 360Mb/s Supports DVB-ASI at 270Mb/s Small footprint (4mm x 4mm) Pb-free and RoHS compliant Manual bypass (useful for low data rates with slow rise/fall times) Performance optimized for 270Mb/s Typical maximum equalized length of Belden 1694A cable: 350m at 270Mb/s 50 differential output (with internal 50 pull-ups) Manual output mute or programmable mute based on max cable length adjust Single 3.3V power supply operation Operating temperature range: 0C to +70C Description The GS9074A is a second-generation high-speed BiCMOS integrated circuit designed to equalize and restore signals received over 75 co-axial cable. The GS9074A is designed to support SMPTE 259M, and is optimized for performance at 270Mb/s. The GS9074A features DC restoration to compensate for the DC content of SMPTE pathological test patterns. A voltage programmable mute threshold (MCLADJ) is included to allow muting of the GS9074A output when an approximate selected cable length is reached for SMPTE 259M signals. This feature allows the GS9074A to distinguish between low amplitude SD-SDI signals and noise at the input of the device. The serial digital outputs of the GS9074A may be forced to a mute state by applying a voltage to the MUTE pin. Power consumption is typically 215mW using a 3.3V power supply. The GS9074A is lead-free, and the encapsulation compound does not contain halogenated flame retardant (RoHS compliant).
Applications * SMPTE 259M Coaxial Cable Serial Digital Interfaces.
MCLADJ
CABLE LENGTH ADJUSTOR CARRIER DETECT MUTE
CD MUTE BYPASS
SDI SDI
EQUALIZER
DC RESTORE
OUTPUT
SDO SDO
AGC
Functional Block Diagram
34166 - 3
March 2006
1 of 16 www.gennum.com
GS9074A Data Sheet
Contents
Features ........................................................................................................................1 Applications...................................................................................................................1 Description ....................................................................................................................1 1. Pin Out ......................................................................................................................3 1.1 GS9074A Pin Assignment ..............................................................................3 1.2 GS9074A Pin Descriptions .............................................................................3 2. Electrical Characteristics ...........................................................................................5 2.1 Absolute Maximum Ratings ............................................................................5 2.2 DC Electrical Characteristics ..........................................................................5 2.3 AC Electrical Characteristics ...........................................................................6 2.4 Solder Reflow Profiles .....................................................................................7 3. Input / Output Circuits ...............................................................................................9 4. Detailed Description ................................................................................................11 4.1 Serial Digital Inputs .......................................................................................11 4.2 Cable Equalization ........................................................................................11 4.3 Programmable Mute Output ..........................................................................12 4.4 Mute and Carrier Detect ................................................................................12 5. Application Information............................................................................................13 5.1 Typical Application Circuit .............................................................................13 6. Package & Ordering Information .............................................................................14 6.1 Package Dimensions ....................................................................................14 6.2 Recommended PCB Footprint ......................................................................15 6.3 Packaging Data .............................................................................................15 6.4 Ordering Information .....................................................................................15 7. Revision History ......................................................................................................16
34166 - 3
March 2006
2 of 16
GS9074A Data Sheet
1. Pin Out
1.1 GS9074A Pin Assignment
VCC_A MUTE VCC_D 13 12 VEE_D 11 GS9074A (top view) SDI 3 10 SDO CD 15
16 VEE_A 1
14
SDI
2
SDO
VEE_A
4 5 AGC 6 AGC 7 BYPASS 8 MCLADJ
9
VEE_D
Center Pad (bottom of package, internally bonded to VEE_A)
Figure 1-1: 16-Pin QFN
1.2 GS9074A Pin Descriptions
Table 1-1: GS9074A Pin Descriptions Pin Number
1, 4
Name
VEE_A
Timing
Analog
Type
Power
Description
Most negative power supply for analog circuitry. Connect to GND.
2, 3 5, 6
SDI, SDI AGC, AGC
Analog Analog
Input -
Serial digital differential input. External AGC capacitors. (See Section 5.1 Typical Application Circuit.)
7 8
BYPASS MCLADJ
Not Synchronous Analog
Input Input
Forces the Equalizing and DC RESTORE stages into bypass mode when HIGH. No equalization occurs in this mode. Maximum cable length adjust. Adjusts the approximate maximum amount of cable to be equalized (from 0m to the maximum cable length). The output is muted (latched to the last state) when the maximum cable length is achieved. NOTE: MCLADJ is only recommended for data rates up to 270Mb/s.
9
VEE_D
Analog
Power
Most negative power supply for the digital circuitry and output buffer. Connect to GND.
10, 11
SDO, SDO
Analog
Output
Equalized serial digital differential output.
34166 - 3
March 2006
3 of 16
GS9074A Data Sheet
Table 1-1: GS9074A Pin Descriptions (Continued) Pin Number
12
Name
VEE_D
Timing
Analog
Type
Power
Description
Most negative power supply for the digital circuitry and output buffer. Connect to GND.
13
VCC_D
Analog
Power
Most positive power supply for the digital I/O pins of the device. Connect to +3.3V DC.
14
MUTE
Not Synchronous
Input
CONTROL SIGNAL INPUT levels are LVCMOS/LVTTL compatible. (3.3V Tolerant) (Internal pull down resistor) When the MUTE pin is set HIGH by the application interface, the serial digital output of the device will be forced to a steady state. When the MUTE pin is set LOW, the serial digital output of the device will be active. NOTE: This pin may be connected directly to the CD pin to allow mute on loss of carrier.
15
CD
Not Synchronous
Output
STATUS SIGNAL OUTPUT Signal levels are LVCMOS/LVTTL compatible. Indicates the presence of a good input signal. When the CD pin is LOW, a good input signal has been detected. When this pin is HIGH, the input signal is invalid. This pin will indicate loss of carrier for data rates > 19Mb/s.
16
VCC_A
Analog
Power
Most positive power supply for the analog circuitry of the device. Connect to +3.3V DC.
-
Center Pad
-
Power
Internally bonded to VEE_A.
34166 - 3
March 2006
4 of 16
GS9074A Data Sheet
2. Electrical Characteristics
2.1 Absolute Maximum Ratings
Parameter
Supply Voltage Input ESD Voltage Storage Temperature Range Input Voltage Range (any input) Operating Temperature Range Reflow Temperature
Value
-0.5V to +3.6 VDC 2kV -50C < Ts < 125C -0.3 to (VCC +0.3)V 0C to 70C 260C
2.2 DC Electrical Characteristics
Table 2-1: DC Electrical Characteristics
VDD = 3.3V, TA = 0C to 70C, unless otherwise shown
Parameter
Supply Voltage Power Consumption Supply Current Output Common Mode Voltage Input Common Mode Voltage MCLADJ DC Voltage (to mute signal) MCLADJ Range CD Output Voltage
Symbol
VCC PD Is VCMOUT VCMIN - - VCD(OH) VCD(OL)
Conditions
- TA = 25C TA = 25C TA = 25C TA = 25C 0m, TA = 25C TA = 25C Carrier not present Carrier present Min to Mute Max to Activate
Min
3.135 - - - - - - 2.4 - 2.0 -
Typ
3.3 215 65 VCC - VSDO/2 1.75 1.3 0.4 - - - -
Max
3.465 - - - - - - - 0.4 - 0.8
Units
V mW mA V V V V V V V V
Notes
5% - - - - - - - - - -
Mute Input Voltage Required to Force Outputs to Mute Mute Input Voltage Required to Force Outputs Active
VMute VMute
34166 - 3
March 2006
5 of 16
GS9074A Data Sheet
2.3 AC Electrical Characteristics
Table 2-2: AC Electrical Characteristics
VDD = 3.3V, TA = 0C to 70C, unless otherwise shown
Parameter
Serial input data rate Input Voltage Swing Output Voltage Swing
Symbol
DRSDO VSDI VSDO - - - -
Conditions
- TA =25C, differential 100 load, TA =25C, differential 270Mb/s, Belden 1694A, 350m 270Mb/s, Belden 8281, 280m 360Mb/s, Belden 1694A, 190m 360Mb/s, Belden 8281, 140m 20% - 80% - - - - single ended single ended single ended
Min
143 720 -
Typ
- 800 750
Max
360 950 -
Units
Mb/s mVp-p mVp-p UI UI UI UI ps ps ps % dB k pF
Notes
- 1 -
Maximum Equalized Cable Length
- - - - - - - - 15 - - -
0.2 0.2 0.25 0.25 80 - - - - 1.64 1 50
- - - - 220 30 100 10 - - - -
2 2 2 2 - - - - - - - -
Output Rise/Fall time Mismatch in rise/fall time Duty cycle distortion Overshoot Input Return Loss Input Resistance Input Capacitance Output Resistance NOTES: 1. 0m cable length. 2. Equalizer Pathological.
- - - - - - - -
34166 - 3
March 2006
6 of 16
GS9074A Data Sheet
2.4 Solder Reflow Profiles
The device is manufactured with Matte-Sn terminations and is compatible with both standard eutectic and Pb-free solder reflow profiles. MSL qualification was performed using the maximum Pb-free reflow profile shown in Figure 2-1. The recommended standard eutectic reflow profile is shown in Figure 2-2.
Temperature 60-150 sec.
20-40 sec. 260C 250C 3C/sec max 217C 6C/sec max
200C
150C
25C
Time 60-180 sec. max 8 min. max
Figure 2-1: Maximum Pb-free Solder Reflow Profile (Preferred)
Temperature
60-150 sec.
10-20 sec. 230C 220C 3C/sec max 183C 6C/sec max 150C
100C
25C Time 120 sec. max 6 min. max
Figure 2-2: Standard Eutectic Solder Reflow Profile (Pb-free package)
34166 - 3
March 2006
7 of 16
GS9074A Data Sheet
GigaBERT 1400 EXT. CLOCK DATA CLOCK OUT OUT 50/75
8281 or 1694A CABLE IN GS1574A/9074A TEST BOARD OUT OUT CH. 1 CH. 2 TDS 820 EXT. TRIGGER
EXT. CLOCK 1.485GHz/270MHz
Figure 2-3: Test Circuit
34166 - 3
March 2006
8 of 16
GS9074A Data Sheet
3. Input / Output Circuits
3k SDI RC 3.6k
3k SDI 3.6k
Figure 3-1: Input Equivalent Circuit
VCC
12.2k + MCLADJ -
150
Figure 3-2: MCLADJ Equivalent Circuit
50
50
SDO
SDO
Figure 3-3: Output Circuit
34166 - 3
March 2006
9 of 16
GS9074A Data Sheet
MUTE, BYPASS
Figure 3-4: MUTE and BYPASS Circuits
CD
Figure 3-5: CD Circuit
34166 - 3
March 2006
10 of 16
GS9074A Data Sheet
4. Detailed Description
The GS9074A is a high speed BiCMOS IC designed to equalize serial digital signals. The GS9074A can equalize SD serial digital signals, and will typically equalize greater than 350m at 270Mb/s. The GS9074A is powered from a single +3.3V power supply and consumes approximately 215mW of power.
4.1 Serial Digital Inputs
The serial data signal may be connected to the input pins (SDI/SDI) in either a differential or single ended configuration. AC coupling of the inputs is recommended, as the SDI and SDI inputs are internally biased at approximately 1.8V.
4.2 Cable Equalization
The input signal passes through a variable gain equalizing stage whose frequency response closely matches the inverse of the cable loss characteristic. In addition, the variation of the frequency response with control voltage imitates the variation of the inverse cable loss characteristic with cable length. The edge energy of the equalized signal is monitored by a detector circuit which produces an error signal corresponding to the difference between the desired edge energy and the actual edge energy. This error signal is integrated by both an internal and an external AGC filter capacitor providing a steady control voltage for the gain stage. As the frequency response of the gain stage is automatically varied by the application of negative feedback, the edge energy of the equalized signal is kept at a constant level which is representative of the original edge energy at the transmitter. The equalized signal is also DC restored, effectively restoring the logic threshold of the equalized signal to its correct level independent of shifts due to AC coupling. The digital output signals have a nominal voltage of 750mVpp differential, or 375mVpp single ended when terminated with 50 as shown in Figure 4-1.
34166 - 3
March 2006
11 of 16
GS9074A Data Sheet
+187.5mV VCM = 2.925V typical SDO -187.5mV
SDO 50 50
+187.5mV VCM = 2.925V typical -187.5mV
Figure 4-1: Typical Output Voltage Levels
4.3 Programmable Mute Output
The GS9074A incorporates a programmable threshold output mute (MCLADJ). In applications where there are multiple input channels using the GS9074A, it is advantageous to have a programmable mute output to avoid signal crosstalk. The output of the GS9074A can be muted when the input signal decreases below a certain input level. This threshold is determined using the input voltage applied to the MCLADJ pin. The MCLADJ pin may be left unconnected for applications where output muting is not required. This feature has been designed for use in applications such as routers where signal crosstalk and circuit noise cause the equalizer to output erroneous data when no input signal is present. The use of a Carrier Detect function with a fixed internal reference does not solve this problem since the signal to noise ratio on the circuit board could be significantly less than the default signal detection level set by the on chip reference. NOTE: MCLADJ is only recommended for data rates up to 360Mb/s.
4.4 Mute and Carrier Detect
The GS9074A includes a MUTE input pin that allows the application interface to mute the serial digital output at any time. Set the MUTE pin HIGH to mute SDO and SDO. In this case, the outputs will mute regardless of the setting of the BYPASS pin. A Carrier Detect output pin (CD) indicates the presence of a valid signal at the input of the GS9074A. When CD is LOW, the device has detected a valid input on SDI and SDI. When CD is HIGH, the device has not detected a valid input. NOTE: CD will only detect loss of carrier for data rates greater than 19Mb/s. The CD output pin may be connected directly to the MUTE input pin to enable automatic muting of the GS9074A when no valid input signal has been detected. NOTE: If the maximum cable length is exceeded and the device is not in bypass mode the GS1574A will not assert the CD pin even if a carrier is present.
34166 - 3 March 2006 12 of 16
GS9074A Data Sheet
5. Application Information
5.1 Typical Application Circuit
CD MUTE VCC VCC
16 VCC_A 10n SDI 6.2n 1 VEE_A 1u 75 1u 3 SDI 2 SDI
15 CD
14 MUTE
13 VCC_D 10n VEE_D 12 + 4u7
SDO
SDO GS9074A SDO BYPASS MCLADJ
11
10
+ SDO
4 75 37R4
VEE_A AGC AGC
VEE_D
9
4u7
5 470n
6
7
8 MCLADJ
470n BYPASS
NOTE: All resistors in Ohms, capacitors in Farads, and inductors in Henrys, unless otherwise noted.
Figure 5-1: GS9074A Typical Application Circuit
34166 - 3
March 2006
13 of 16
GS9074A Data Sheet
6. Package & Ordering Information
6.1 Package Dimensions
0.40+/-0.05 4.00+/-0.05
A
DATUM A
2.76+/-0.10
B
PIN 1 AREA
4.00+/-0.05
CENTER TAB
DETAIL B
2X 2X
0.15 C 0.15 C DATUM B 0.65 16X
0.20 REF
0.35+/-0.05 0.10 CAB 0.05 C
C
0.10 C 16X 0.08 C SEATING PLANE
0.85+/-0.05 0.00-0.05
DATUM A OR B
0.65/2 TERMINAL TIP 0.65 DETAIL B SCALE:NTS
34166 - 3
March 2006
14 of 16
2.76+/-0.10
GS9074A Data Sheet
6.2 Recommended PCB Footprint
0.35 0.65
0.55
3.70
2.76
CENTER PAD
NOTE: All dimensions are in millimeters. 2.76 3.70
The Center Pad should be connected to the most negative power supply plane for analog circuitry in the device (VEE_A) by a minimum of 5 vias. Note: Suggested dimensions only. Final dimensions should conform to customer design rules and process optimizations.
6.3 Packaging Data
Parameter
Package Type Package Drawing Reference Moisture Sensitivity Level Junction to Case Thermal Resistance, j-c Junction to Air Thermal Resistance, j-a (at zero airflow) Psi Pb-free and RoHS compliant
Value
4mm x 4mm 16-pin QFN JEDEC M0220 3 31.0C/W 43.8C/W 11.0C/W Yes
6.4 Ordering Information
Part Number
GS9074A GS9074ACNE3
Package
16-pin QFN
Temperature Range
0C to 70C
34166 - 3
March 2006
15 of 16
GS9074A Data Sheet
7. Revision History
Version
A 0
ECR
135927 136165
PCN
- -
Date
February 2005 March 2005
Changes and/or Modifications
New document. Converted to Preliminary Data Sheet. Updated typical application circuit. Updated Input/Output circuits. Updated AC and DC electrical characteristics. Updated description of MUTE and CD functionality. Correced minor typing errors. Updated center pad dimensions on PCB footprint. Corrected process to BiCMOS. Converted to Data Sheet. Corrected pad standoff height and tolerances for pad width & package dimension. Corrected pad shape.
1 2 3
137888 138357 139635
- 37278 38695
September 2005 November 2005 March 2006
CAUTION
ELECTROSTATIC SENSITIVE DEVICES DO NOT OPEN PACKAGES OR HANDLE EXCEPT AT A STATIC-FREE WORKSTATION DOCUMENT IDENTIFICATION
DATA SHEET
The product is in production. Gennum reserves the right to make changes to the product at any time without notice to improve reliability, function or design, in order to provide the best product possible.
GENNUM CORPORATION
Mailing Address: P.O. Box 489, Stn. A, Burlington, Ontario, Canada L7R 3Y3 Shipping Address: 970 Fraser Drive, Burlington, Ontario, Canada L7L 5P5 Tel. +1 (905) 632-2996 Fax. +1 (905) 632-5946
GENNUM JAPAN CORPORATION
Shinjuku Green Tower Building 27F, 6-14-1, Nishi Shinjuku, Shinjuku-ku, Tokyo, 160-0023 Japan Tel. +81 (03) 3349-5501, Fax. +81 (03) 3349-5505
GENNUM UK LIMITED
25 Long Garden Walk, Farnham, Surrey, England GU9 7HX Tel. +44 (0)1252 747 000 Fax +44 (0)1252 726 523 Gennum Corporation assumes no liability for any errors or omissions in this document, or for the use of the circuits or devices described herein. The sale of the circuit or device described herein does not imply any patent license, and Gennum makes no representation that the circuit or device is free from patent infringement. GENNUM and the G logo are registered trademarks of Gennum Corporation. (c) Copyright 2005 Gennum Corporation. All rights reserved. Printed in Canada. www.gennum.com
34166 - 3
March 2006 16
16 of 16


▲Up To Search▲   

 
Price & Availability of GS9074A

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X